# AMM2 Master Analog Measurement Module

The AMM2 Analog Measurement Module combines three important Series 500 functions into a single module. First, the AMM2 functions as a standard analog input module, and will accept up to 16 single-ended or eight differential analog input signals. It contains signal conditioning and switching circuitry for these channels. Second, the AMM2 selects and conditions analog signals from other analog input modules in a Series 500. Last, the AMM2 serves as a 16-bit A/D converter for its own analog input channels, as well as any other analog signals which have been processed by the global select/conditioning circuitry. After analog conditioning, signals are routed to the A/D converter section of the module for the analog-to-digital conversion process.

Input signals are applied to the AMM2's analog input channels through on-card quickconnect screw terminals. The AMM2 has a total of 16 local single-ended, or eight differential inputs. The input configuration is controlled through software, rather than with hardware switches. These analog input channels can be conditioned with programmable local gains of either x1 or x10.

Global conditioning consists of a high-speed software-controlled gain amplifier with programmable x1, x2, x5 and x10 gain values. All analog inputs connected to the Series 500 pass through the global circuitry, whether the signals originate on the AMM2 or some other analog input module. Therefore, these gain values can be applied to any analog input in the system.

For A/D conversion, the AMM2 uses a 16-bit successive approximation converter. A maximum conversion time of only  $20\mu$ sec allows sampling rates as high as 50kHz. To maximize resolution, the AMM2 has 0-10V and  $\pm$ 10V A/D converter ranges which are software selectable.

CAUTION: Always turn off the system power before installing or removing modules. To minimize the possibility of EMI radiation, always operate the system with the top cover in place and properly secured.

The AMM2 is designed to be used only in slot 1 of the 500-series system baseboard. To install the module, first remove the baseboard top cover and install the module in slot 1 with the component side facing the power supply.



Figure 1. AMM2 Component Layout

# High-speed Acquisition Mode with AMM2 and ANINQ (SOFT500 and QUICK500)

The ANINQ command can operate the AMIM2 module in a high-speed "auto-acquire" mode at an aggregate throughput rate of up to 50kHz. Auto-acquire applies to single or multiple channels. For multiple channels, the per-channel scan rate equals 50kHz divided by the number of channels.

The analog input modules AIM2 and AIM3 can also provide up to 50kHz throughput when these modules are used in a system containing an AMM2.

To operate the AMM2 in auto-acquire mode, you must satisfy the following requirements:

- 1. The analog input channels sampled by ANINQ may be on an AMM2, AIM2, or AIM3.
- 2. All the channels sampled by the specific ANINQ command must be on one module.
- 3. If the input channels are on an AIM3, the AIM3 must be set to x1 gain.
- 4. The AMM2's input filter must be set to 100kHz.

If any of these conditions cannot be met, the speed of the ANINQ command will revert to the speed of an ANIN command. Under these circumstances, it is better to use ANIN in order to take advantage of foreground/background operating mode.

**NOTE:** The ANINQ command in Soft500 and Quick500 has been optimized for autoacquire (50kHz) operation with the AMM2. If you attempt auto-acquire mode with BASIC's PEEK/POKE, or the memory READ/WRITE commands of other languages, you may receive incorrect data. If you do not use Soft500 or Quick500, Keithley suggests that you run the AMM2 only in "regular acquisition mode". This mode is described under the heading "SELECT ACQUISITION MODE" later in this manual.

# Self-calibration During "CALL INIT" (SOFT500 and QUICK500)

The AMM2 module performs a self-calibration each time a CALL INIT is issued. Soft500 executes a CALL INIT each time it is run in the non-resident mode, or just once when it is loaded into memory in resident mode. Quick500 executes a CALL INIT each time it is loaded under the QuickBASIC environment or with the "QRUN" option, or just once when it is made resident with the "QLOAD" option. Therefore, you need not issue a separate CALL INIT specifically to calibrate the AMM2.

Soft500 and Quick500 will expect an AMM2 in the system if the configuration file (CONFIG.TBL) shows an AMM2 in slot 1. If the software cannot complete the calibration, it will issue an error message such as "Unable to calibrate A/D module". If this occurs, check that:

- 1. The Series 500 is turned on.
- 2. The cable between Series 500 and IBIN interface is connected.
- 3. An AMM2 is mounted in slot 1 of the Series 500.

# **Connection and Operation**

#### **Signal Connection**

The AMM2 can be programmed for either differential or single-ended local input configurations. These local input signals are applied to screw terminals located toward the rear portion of the AMM2. Single-ended and differential inputs use the same screw terminals.

The channel numbers are shown in Figure 1. Figure 2 shows typical connections for channels 0 through 7 in differential mode. For differential mode, connect the high (+) side of an input signal to the (+) terminal, and the low (-) side of the signal to the corresponding (-) terminal. When the AMM2 is configured for single-ended input, connect the high (+) side of the input signal to one of the terminals 0 through 15, and the low (-) side to the module ground at either end of the terminal strip. In Figure 2, the numbers listed in parentheses above the lower connector are the single-ended local channels 9 through 15.



Figure 2. Typical Differential Connection (Channel 0 Shown)

CAUTION: The AMM2 inputs are non-isolated. In single-ended mode, one side of the input is connected to power line ground. Any signal connected to the AMM2 must also be referenced to power line ground, or module or system damage may occur. Also note that inaccuracies on other channels may result. When used in differential mode, the AMM2 local inputs must both be within  $\pm 10V$  of module ground for proper operation. If either signal exceeds  $\pm 30V$  module damage may result.

In many situations, shielded cable may be required to minimize EMI radiation, or to keep noise to a minimum. If shielded cable is used, connect the shield to ground only, and do not use the shield as a signal-carrying lead. Usually, a module ground terminal should be used, but in some cases better results may be obtained by using one of the baseboard ground posts. Use the configuration that results in the lowest noise. For shielding to be effective, the shield must contain both high and low signal wires, and must not carry any other signals. If a number of AMM2 signal input lines are shielded, all shields should be connected to the same ground terminal.

#### Signal Conditioning

Figure 3 shows a simplified block diagram of the AMM2. The module is divided into six general sections: a local multiplexer, a local programmable gain amplifier, a global multiplexer, a global programmable gain amplifier, a programmable low-pass filter, and a 16-bit A/D converter.

Local input signals from channels 0 to 15 are applied to the local multiplexer for selection. At any given time, only one channel will be selected, as determined by the SELECT CHANNEL command (covered later in this section). The signal from the selected channel is then routed through a local programmable gain amplifier to the global multiplexer for further signal selection and conditioning.

The global multiplexer selects a single signal from among the 10 slots in the system. In this manner, signals from any of the 10 slots can be selected by software. The global multiplexer is controlled by the SELECT SLOT command, discussed later in this section.

After the signal is selected, the Global PGA applies software-selectable gains of x1, x2, x5, or x10. The signal finally passes through a one-pole filter with software selectable –3db frequencies of either 100kHz or 2kHz. When this signal conditioning process is complete, the signal is routed to the 16-bit A/D converter for digitization. After the conversion process, digital data representing the applied signal travels via the baseboard and interface card to the host computer.



Figure 3. AMM2 Signal Conditioning

#### **Input Filtering**

Noise introduced into the input signal can corrupt the accuracy of the measurement. Such noise will usually be seen as an unsteady reading, or, in some cases, as a constant offset. In the former case, the effects of noise will usually be quite obvious, but may not be noticeable in the steady-state offset situation.

Frequently, noise is introduced into the signal from 50 to 60Hz power sources. In many cases, noise can be attenuated by shielding or relocating the input signal lines, as discussed earlier. It may also be possible to reject unwanted 60Hz noise by using the

AMM2 in differential mode. Since the 60Hz noise may also be present on the low side of the signal, the differential amplifier will reject the common signal. In more difficult situations, however, it may be necessary to filter the input signal to achieve the necessary noise reduction. This is especially important to make good use of 16-bit A/D resolution.

When noise is a problem, a single-pole low-pass filter like the one shown in Figure 4 can be connected between the input signal and the corresponding AMM2 channel. Note that the filter is made up of a single capacitor and resistor with the capacitor connected between the AMM2 channel input terminal and the module ground terminal. The resistor is then placed in series with the high input signal lead.



Figure 4. Input Filtering

A common reference point for a simple filter like the one in Figure 4 is the -3dB or half-power point, which is given as follows:

$$f_{-3db} = 1/(2\pi RC)$$

where f is in Hz, C is in farads, R is in ohms. Above this frequency, filter response will roll off (decrease) at a rate of -20dB per decade. Thus, each time the frequency increases by a factor of 10, filter output voltage decreases by a factor of 10 (-20dB).

Although such filtering can quiet down a noisy signal, there is a trade-off in the form of slower response. This response time may be important in the case of a rapidly changing input signal. For the filter in Figure 4, the response time to 1% of final value is 4.6RC, while the response times to 0.1% and 0.01% of final value are 6.9RC and 9.2RC, respectively.

As an example, assume that 10 counts of 60Hz noise is present in the input signal. To reduce the noise to one count, an attenuation factor of 10 (-20dB) at 60Hz will be necessary. Thus, the filter should have a -3dB point of 6Hz.

To determine the relative RC values, the above equations can be rearranged to solve for either R or C. If we wish to choose a nominal capacitor value and then solve for the resistance, we have:

$$\mathbf{R} = 1/(2\pi \mathbf{C} \mathbf{f}_{-3db})$$

Choosing a nominal value of  $2\mu$ F for C, the necessary resistance is:

 $R = 1/(2\pi \times (2 \times 10^{-6}) \times 6Hz)$ R = 13.263k

The resulting response times with these R and C values would be:

t(1%) = 4.6RC = 122mst(0.1%) = 6.9RC = 183mst(0.01%) = 9.2RC = 244ms

Note that there are a number of RC values that can be used in a given situation. To minimize the effects of the series resistance, however, it is recommended that the value of R be kept under  $20k\Omega$ .

#### **Current-to-Voltage Conversion**

AMM2 local inputs are designed to accept voltages in the range of  $\pm 10V$ . Thus, the AMM2 can be directly connected to many signal sources. Some transducers and instrumentation, however, provide current outputs that must be converted into voltages in order to be measured through an AMM2 input channel.

When connecting current inputs to the AMM2, a resistor should be installed across the input to make the necessary current-to-voltage conversion. J4, J5, and J6 provide locations for installing these resistors on the AMM2. Refer to the circuit schematic and board layout diagrams for header information.

The value of the resistor can be determined from Ohm's law as follows:

$$\mathbf{R} = \mathbf{E}/\mathbf{I}$$

Where R is the resistance in ohms, E is the maximum desired voltage in volts (usually the upper range limit of the A/D converter), and I is the maximum anticipated current in amps.

As an example, assume the A/D converter range is zero to  $\pm 10V$  and that the expected current lies in the range of four to 40mA. The required resistance is:

$$R = 10/0.04$$
  
 $R = 250$ 

Thus, a 250 $\Omega$  resistor should be installed across the input of the channel in question (note that a 250 $\Omega$  value is required when using Soft500 engineering units conversion). Since current measurement accuracy is directly related to the accuracy of the resistor, use the smallest tolerance resistor available (typically 0.1%). Suitable 250 $\Omega$  precision resistors can be purchased from Dale Resistors, (P/N RN55E2500B), or from Keithley (P/N 500-RES-250).

#### Analog-to-Digital Converter Timing

When programming high-speed sampling sequences, certain timing constraints concerning the A/D conversion cycle should be observed. Depending on the AMM2's acquire mode, the scenario for receiving converted values from the A/D is very different. Refer to the discussion of the acquire modes below for specific instruction on how to process analog signals.

To increase system throughput, data latches have been provided on the AMM2, making data from the last conversion available while the converter is busy processing another reading. The data is refreshed (updated) every time a conversion has been completed.

#### **External Trigger Operation**

The AMM2 has the capability of triggering an acquisition from an external TTL-level source. The jumper on the AMM2 (J3) dictates the triggering source. The external trigger can only be used in 50kHz auto acquire mode which is explained below in the SET ACQUISITION MODE command discussion.

When the AMM2 is in 50kHz auto acquire mode, the trigger source can be set to either external or internal by the J3 jumper. When set for internal triggering, the AMM2 continuously converts analog signals as described below in the SET ACQUISITION MODE command discussion. When the J3 jumper is removed, a TTL-level signal can be attached to pin 2 of the jumper header. A low level applied to pin 2 will enable the continuous conversion process, a high level applied to pin 2 will suspend the continuous conversion process. In either case, the application program must synchronize itself to the conversion process by polling the conversion status as explained in the SELECT ACQUISITION MODE command discussion.

The pin configuration of the jumper header is as follows:

| pin 1 | +5V           |
|-------|---------------|
| pin 2 | trigger input |
| pin 3 | 0V (ground)   |

The J3 jumper should be across pins 2 and 3 for internal trigger operation. The jumper should be removed and the external trigger source should be connected to pin 2 for external trigger operation

# Commands

Table 1 summarizes the commands used with the AMM2. Note that several commands share the CMDA and CMDB locations. Some commands use only selected bits in the command byte, others are differentiated by whether a read or write operation is performed.

| Command                        | Address | Signal Line  | Bits Used |  |
|--------------------------------|---------|--------------|-----------|--|
|                                |         |              |           |  |
| SELECT CHANNEL                 | xxx80   | CMDA (Write) | D0-D3     |  |
| SELECT LOCAL CHANNEL MODE      | xxx80   | CMDA (Write) | D4        |  |
| SELECT LOCAL GAIN              | xxx80   | CMDA (Write) | D5        |  |
| SELECT ACQUISITION MODE        | xxx80   | CMDA (Write) | D6        |  |
| SELECT FILTER                  | xxx80   | CMDA (Write) | D7        |  |
| SELECT SLOT                    | xxx81   | CMDB (Write) | D0-D3     |  |
| SELECT CMDA READ MODE          | xxx81   | CMDB (Write) | D4        |  |
| SELECT RANGE                   | xxx81   | CMDB (Write) | D5        |  |
| SELECT GLOBAL GAIN             | xxx81   | CMDB (Write) | D6-D7     |  |
| RESET AND RECAL                | xxx9A   | CMDC (Write) | ALL       |  |
| A/D LOW DATA*                  | xxx80   | CMDA (Read)  | ALL       |  |
| A/D STATUS*                    | xxx80   | CMDA (Read)  | ALL       |  |
| A/D HIGH DATA                  | xxx81   | CMDB (Read)  | ALL       |  |
| A/D START                      | xxx9B   | CMDD (Write) | ALL       |  |
| EOC (end-of-conversion) STATUS | xxx9B   | CMDD (Read)  | ALL       |  |

#### Table 1. Commands Used with the AMM2

\* The information read from CMDA is selected by the SELECT CMDA READ MODE command. Refer to the sections below for the full description of their operations.

The "xxx" in the address column signifies the three hexidecimal digits that make up the base hardware address which is either switch selected or programmed on the interface card. The suggested address is &HCFF80, so "xxx" = "&HCFF".

Select Channel, Local Gain, Filter, Acquisition Mode, and Channel Mode.



Figure 5. CMDA Write Format (Address xxx80)

Select Slot, Range, Global Gain, and CMDA Read Mode.



Figure 6. CMDB Write Format (Address xxx81)

#### SELECT CHANNEL

#### Location: xxx80

The SELECT CHANNEL command is used to control the local signal multiplexer on the AMM2, thus determining which of the local input channels is selected for A/D conversion. This command affects only those signals connected to the AMM2 local inputs, and does not affect input channels connected to modules located in other slots. SELECT CHANNEL must be used in conjunction with the SELECT SLOT command to select the channels on slot one of the chassis.

Note that the channel number occupies the least significant four bits of CMDA. Make sure that the channel number is combined with the appropriate upper four bits, as shown in Figure 5, before it is sent.

#### SELECT LOCAL CHANNEL MODE

#### Location: xxx80

The SELECT LOCAL CHANNEL MODE command controls the configuration of the local input channels on the AMM2. The AMM2 input channels can be configured as either 16 single-ended or eight differential input channels. This command is selected by assigning a value to the D4 bit position of CMDA as shown in Figure 5. A value of 1 will set the inputs to single-ended, a value of 0 will set them to differential.

Make sure that the other bits in the CMDA byte represent the desired selections before it is sent.

## SELECT LOCAL GAIN

#### Location: xxx80

The gain applied to the local channels of the AMM2 is programmable and can be set by assigning a value to bit position D5 in CMDA. As shown in Figure 5, a value of 0 will apply a local gain of X1 and a value of 1 will apply a local gain of X10 to the AMM2 input channels.

The local gain can be changed at any time as long as the channel settling time is satisfied before the conversion is started.

Make sure that the other bits in the CMDA byte represent the desired selections before it is sent.

#### SELECT ACQUISITION MODE

The AMM2 has the capability of operating in either of two modes; the regular acquisition mode, and the 50kHz auto acquisition mode. As shown in Figure 5, the acquisition mode is set by assigning a value to bit position D6 in CMDA. Assigning a value of 0 enables regular acquisition mode, a value of 1 enables 50kHz auto acquisition mode.

To acquire an analog reading when in the regular acquisition mode, the slot, channel, and gain must be selected. Then, after the appropriate settling time, the AMM2 is issued a START CONVERSION command. At this time, the AMM2 latches the signal and starts the digitization process. The EOC STATUS command can be polled for end-of-conversion (EOC) after which the digitized value can be read. The conversion process will consume approximately  $20\mu$ sec.

Since the incoming signal is latched when the START CONVERSION command is issued, the slot, channel, and gain selections can be changed immediately after the command is issued. This will allow the settling time for the new selections to be satisfied concurrently with the conversion of the previous selection. This type of operation is not required but will increase the throughput capability of regular acquisition mode.

The 50kHz auto acquisition mode allows full 50kHz acquisition speed on analog signals. Upon placing the AMM2 in this mode, the A/D enters a free-running 50kHz conversion process. Do not attempt to issue the START CONVERSION command in this mode.

Some microcomputers may not be capable of keeping up with the AMM2 in auto acquire mode. If the AMM2 out-paces your microcomputer, the data points will be unreliable.

After the completion of a conversion, the AMM2 begins the next conversion immediately. The EOC STATUS command can be used to synchonize your program with the conversions. The conversions will take place on the slot and channel that are presently selected at a rate of 50kHz. The conversion status bit will be reset by the reading of either the high or low A/D data bytes. Figure 7 shows the timing for single channel auto acquire operation.

While in auto acquire mode, the EOC status bit will become true (low) after the first A/D conversion. Even though the next conversion begins immediately, the status bit remains true until the A/D data is read. If the data is not read, it is over-written.



Figure 7. Single Channel Auto Acquire Timing

Figure 8 shows an example of the EOC status being polled only after one or more conversions have taken place. Even though the EOC status bit indicates that the conversion is complete, there is no way of telling if another conversion is about to be completed. Trying to read the data while the latches are being updated will cause unreliable results. To guarantee reliable readings, your program should synchronize itself with the AMM2 by taking a dummy reading to clear the conversion status bit. The next time the status bit indicates the end of a conversion, the data at the A/D latch will be valid for the full  $20\mu$ sec.



Figure 8. Polling the Status Bit After One or More Conversions

For multichannel auto acquisition operation, all of the settling times for the new channel must be satisfied  $4\mu$ sec before the EOC takes place. If it is not settled, it may be necessary to throw away a reading or two until it has settled. To maximize the available settling time, it is recommended that slot selection, gain selection, and channel selection take place directly after the EOC becomes true.

For optimum operation follow these steps:

- 1. Monitor the EOC status bit until an end-of-conversion is sensed.
- 2. Select a new gain, a new slot, and a new channel, as needed.
- 3. Read the latched data from the last conversion.

A timing diagram for multichannel operation is shown in Figure 9.



Figure 9. Multichannel Operation in Auto Acquire Mode

Even though the AMM2 is capable of digitizing analog signals at 50kHz, some modules in the Series 500 module library are not capable of settling at these speeds. When doing multichannel acquisition, consult the individual module's hardware manual for appropriate settling times.

#### SELECT FILTER

Location: xxx80

Two filters are available in the AMM2; a 100kHz filter, and a 2kHz filter. These filters restrict the bandwidth of the incoming signal, rejecting either noise or unwanted high frequency components that may create aliasing.

It is desirable to reject all signal frequency components that are greater than 1/2 the sampling frequency. These frequency components cause aliasing which produces inaccurate waveform representation. The filters are designed to reject frequencies above 100kHz or above 2kHz, depending on the filter used. The 100kHz filter, while not providing complete protection against aliasing, does reduce the system noise with a minimal effect on settling time.

Assign a value of 0 to bit position D7 in CMDA to select the 100kHz filter, assign a value of 1 to select the 2kHz filter.

Make sure that the other bits in the CMDA byte represent the desired selection before it is sent.

#### SELECT SLOT

#### Location: xxx81

...

The SELECT SLOT command controls the global multiplexer on the AMM2, selecting the appropriate slot on the Series 500 baseboard from which to read the input channel.

The value to be written to the SELECT SLOT location occupies the four least significant binary digits of the command. Make sure that the channel number is combined with the appropriate upper four bits as shown in Figure 6 before it is sent.

As indicated in Table 2, there are other values besides slot numbers that can be written to this location. These values select ground, +5V, and +10V sources and are intended primarily for diagnostic purposes.

| Function                 | Binary   |  |
|--------------------------|----------|--|
|                          |          |  |
| Ground (0 volts)         | bbbb0000 |  |
| Slot 1                   | bbbb0001 |  |
| Slot 2                   | bbbb0010 |  |
| Slot 3                   | bbbb0011 |  |
| Slot 4                   | bbbb0100 |  |
| Slot 5                   | bbbb0101 |  |
| Slot 6                   | bbbb0110 |  |
| Slot 7                   | bbbb0111 |  |
| Slot 8                   | bbbb1000 |  |
| Slot 9                   | bbbb1001 |  |
| Slot 10                  | bbbb1010 |  |
| Reserved                 | bbbb1011 |  |
| Reserved                 | bbbb1100 |  |
| +10V Reference           | bbbb1101 |  |
| Ground (0 volts)         | bbbb1110 |  |
| +5V Digital Power Supply | bbbb1111 |  |

#### Table 2. Values Written to the SELECT SLOT Location

\_\_\_\_

#### SELECT CMDA READ MODE

#### Location: xxx81

This command selects the usage of the CMDA read. Two types of information can be read from CMDA (note that this affects only the read operation of CMDA), these are, the low data byte of the A/D or the A/D status. In the low data byte mode, CMDA supplies the low data byte of the A/D readings. In the A/D status mode, CMDA supplies status directly from the A/D. The A/D status is described further in the sections below.

**NOTE:** When the CMDA read mode is set to A/D status, a reset and recal sequence will be initiated by any start conversion command. The start conversion command can come either from a write to CMDD, or from the auto acquire mode hardware if this mode has been enabled by a value of 1 in bit position D6 of CMDA. To avoid accidentally initiating a reset and recal sequence, be sure bit position D6 of CMDA is set to a value of 0 before changing the CMDA read mode to A/D status. Do not write to CMDD or change D6 of CMDA to a value of 1 as long as the CMDA read mode is set to A/D status.

Assign a value of 0 to bit position D4 in CMDB to read A/D status from CMDA, assign it a value of 1 to read the A/D low data byte.

Make sure that this bit is combined with the other appropriate bits as shown in Figure 6 before it is sent.

#### SELECT RANGE

Location: xxx81

The AMM2 has two programmable ranges;  $\pm 10V$  (bipolar 10V) and zero to  $\pm 10V$  (unipolar 10V). Assigning a value of 0 to bit position D5 in CMDB will select the AMM2 unipolar 10V range, assigning a value of 1 will select the bipolar 10V range.

Make sure that this bit is combined with the other appropriate bits as shown in Figure 6 before it is sent.

#### SELECT GLOBAL GAIN

Location: xxx81

The GLOBAL GAIN command controls the PGA (Programmable Gain Amplifier) located on the AMM2 module. Since all analog inputs are processed by the PGA, the GLOBAL GAIN command affects every analog input connected to the Series 500. This command is issued in combination with other commands on CMDB. The GLOBAL GAIN value occupies the two most significant bits of CMDB and must be combined with the other bits of the CMDB byte before it is issued.

Four programmable gain values, x1, x2, x5, and x10, are available with the PGA. These gains are selected by setting the appropriate bits in CMDB before it is issued.

#### Table 3. Values Written to the GLOBAL GAIN Location

| 2 minut y |
|-----------|
|           |
| 00bbbbbbb |
| 01bbbbbb  |
| 10bbbbbb  |
| 11bbbbbb  |
|           |

Binary

#### **RESET AND RECAL**

Location: xxx9A

PGA Gain

The RESET AND RECAL command starts the internal A/D calibration process. The process takes approximately 360msec and should be completed once every time the system is powered up.

After issuing this command, wait at least 360msec before any conversions are attempted. To make sure that the calibration has taken place, set the CMDA read-mode to A/D

status, as described above. The bit configuration of the calibration status is described below. This bit can be polled to make sure calibration has been completed.

This command has no specific data associated with it, any value sent will start the calibration process.

#### A/D LOW DATA - A/D STATUS

Location: xxx80

The contents of CMDA depends on the state of the AMM2 set by the SELECT CMDA READ MODE command. If D4 of CMDB has been set to 0, CMDA returns the A/D status of the AMM2. If D4 has been set to 1, the low byte of the A/D counts is returned in CMDA.

When AMM2 is in the A/D status mode, the bit configuration of the CMDA byte is as follows:

- D0 none
- D1 none
- D2 none
- D3 none
- D4 none
- D5 TRACKING (1=tracking in process, 0=tracking stopped)
- D6 CONVERTING (1=conversion in process, 0=no conversion in process)
- D7 CALIBRATING (1=calibration in process, 0=calibration not in process)

After the A/D completes a digitization of an analog signal, it begins a process called tracking. The A/D consumes  $4\mu$ sec for the analog signal at its input to be tracked to the specified accuracy. The time relationship between the TRACKING bit and the EOC bit in CMDD is shown in Figure 10.

The converting bit indicates the actual A/D conversion status. The time relationship between the CONVERTING bit and the EOC bit in CMDD is shown in Figure 10.



Figure 10. Time Relationship of Status Bits

The CALIBRATING bit returns the status of a RESET AND RECAL command as described above.

If the AMM2 is in the low data mode, the byte received is the low byte of the 16 bit A/D conversion. Since the module incorporates data latches, one conversion may be read while another conversion is in progress. To find out when data from one conversion is available, use the A/D START/EOC STATUS command, discussed below.

Reading this location resets the EOC status.

#### A/D HIGH DATA

Location: xxx81

The A/D HIGH DATA command performs essentially the same function as the A/D LOW DATA command, except that the high data byte is returned. Since the AMM2 has a 16 bit A/D, all of the bits in the high data byte are significant.

Once both the low and the high data bytes have been obtained, the total number of counts representing A/D converter data can be determined with the following BASIC formula:

#### $CO = DL + 256^*DH$

CO represents the number of counts, and DL and DH are the low and high bytes respectively. Since the AMM2 uses a 16-bit converter, the number of counts will lie in the range of zero to 65,535.

Reading this location resets the EOC status.

#### A/D START

Location: xxx9B

The A/D START COMMAND starts the A/D conversion process. Writing to the A/D START location will trigger (start) the A/D conversion cycle. Although any value (0-255) can be written to trigger a conversion, a value of 255 should be used to minimize noise. Do not issue an A/D start command while in auto acquisition mode or the internal timing of the A/D will be skewed.

The A/D conversion cycle takes approximately  $16\mu$ sec. During this period, the converter should not be re-triggered. Status of the conversion process can be checked by accessing the EOC STATUS command.

#### EOC STATUS

The EOC STATUS command returns a byte of data which indicates the state of the conversion process. The returned value will depend on whether a conversion has been completed (see Table 4).

#### Table 4. Values Read from the A/D START/STATUS Location

EOC Status Binary

Conversion in process 1xxxxxx End-of-conversion 0xxxxxx

# Calibration

This section contains calibration procedures for the AMM2 module. Note that these procedures are intended for the field and may not be as accurate as those used in the factory. Calibration accuracy depends both on the accuracy of the equipment used in the procedure as well as the skill of the individual. If you are not familiar with calibration equipment, do not attempt AMM2 calibration.

This procedure presumes that the unit is in working condition and at least one factory calibration has been done in the past. An additional procedure is necessary to select R25, R26, R27 and R28 if the voltage reference U13 has been replaced. The procedure for replacing U13 is described after the section on troubleshooting.

#### **Environmental Conditions**

Calibration should be performed at an ambient temperature of  $23^{\circ}C$  ( $\pm 5^{\circ}$ ). Turn on the system power and allow it to warm up for at least 10 minutes before beginning the calibration procedure.

#### **Recommended Calibration Equipment**

The following equipment is recommended for AMM2 calibration. Other equipment may be used as long as the corresponding specifications are at least as good as those given below.

1. Keithley Model 196 DMM (0.005% basic DC accuracy).

Key specs needed on DMM:

DC accuracy of 60 ppm on a 10V reading.

Sufficient resolution to read one microvolt offsets.

2. EDC Model E100C Millivolt Reference Source (0.005% accuracy).

Key specs needed on source:

Provides an output between 0.5 and 0.99 volts.

Maintains its output stable to 10 ppm for five minutes.

#### **Overview of Adjustment Sequence**

- 1. Adjust 10V reference.
- 2. Adjust 4V reference.
- 3. Adjust Global Amp offset.
- 4. Adjust attenuator offset.
- 5. Adjust both Local amp offsets.
- 6. Adjust Local amp X10 gain.
- 7. Tweak A/D gain with 4V reference adjustment.

#### Calibration Procedure

The test points, potentiometers, and connectors referenced in the procedure are shown in Figure 1.

#### Adjust 10V reference

- 1. Connect the DMM high lead to TP7 (10V). Connect the DMM low lead to TP4 (AGND). Select DCV and autoranging.
- 2. Adjust pot R7 for 10.0000 volts  $\pm 100 \mu$ V.

#### Adjust 4V reference

The following procedure will bring the 4V reference within range so that it can be calibrated accurately later.

- 1. Connect the DMM high lead to TP8 (4V). Connect the DMM low lead to TP4 (AGND). Select DCV and autoranging.
- 2. Adjust pot R8 for 4.000 volts ±1mV. This adjustment will be tweaked later.

#### Adjust Global Amp offset

- 1. Connect the DMM high lead to TP9. Connect the DMM low lead to TP4 (AGND). Select DCV and autoranging.
- 2. Select the PGA gain of X10 and the zero voltage reference input by POKEing a value of 192 to CMDB of slot 1 and a value of 0 to CMDA of slot 1.
- 3. Adjust pot R9 for zero volts  $\pm 10\mu$ V.

#### Adjust attenuator offset

- 1. Select the X1 global gain and the zero voltage reference input by POKEing a value of zero to both CMBA and CMDB of slot 1.
- 2. Connect the DMM high lead to TP10. Connect the DMM low lead to TP9. Select DCV autoranging.
- 3. Adjust pot R10 for zero volts  $\pm 10\mu$ V.

#### Adjust both Local amp offsets

- 1. Connect a short jumper wire between differential channel 0 high input and signal common (terminals 9 and 10 on J1). Connect a short jumper wire between differential channel 0 low input and signal common (terminals 1 and 2 on J2).
- 2. Connect the DMM high lead to TP3. Connect the DMM low lead to TP4. Select DCV and autoranging.
- 3. Select differential input and X1 gain by POKEing a value of 0 to CMDA of slot 1.
- 4. Record the DMM reading as Vout(1) for use later.
- 5. Select a gain of X10 by POKEing a value of 32 to CMDA of slot 1.
- 6. Record the DMM reading as Vout(2).
- 7. Compute the offset contribution of U6 as follows:  $V_{os} = (10^*V_{out}(1) V_{out}(2))/9$ .
- 8. Adjust pot R5 so that the DMM reads the voltage computed for  $V_{os}$
- 9. Select the X1 gain again by POKEing a value of zero to CMDA of slot 1.
- 10. Adjust pot R6 for a DMM reading of zero volts  $\pm 10\mu$ V. If desired, the adjustment can be checked by once again outputting data: CMDA = 32. The DMM should read zero volts  $\pm 100\mu$ V.

#### Adjust Local amp X10 gain

- 1. Remove the jumper between terminals 9 and 10 of J1 that was installed in previous step. Connect voltage source (+) output to terminal 9 of J1, and the voltage source (-) output to terminal 10 of J1. Leave the jumper installed between terminals 1 and 2 of J2.
- 2. Connect the high lead of the DMM to TP3. Connect the low lead of the DMM to TP4. Select DCV and autoranging.
- 3. Set the voltage source to a value of 0.99 volts.
- 4. Select the X10 gain by POKEing a value of 32 to CMDA of slot 1.
- 5. Adjust pot R4 for a reading of 9.9 volts.

#### Tweak A/D gain with 4V reference adjustment

- 1. Use the test setup from the previous step. The DMM should be reading a voltage of approximately 9.9 volts on TP3.
- 2. Select channel 0, local gain of X10, differential input, filter on (2kHz), slot 1, unipolar 10V range, and global gain of X1 by POKEing values of 224 and 17 to CMDA and CMDB respectively.
- 3. Run the following BASIC program. This program assumes that the hardware address in CFF0, if this is not the case, adjust line 10 for the proper address.
  - 10 DEF SEG = &hCFF0
  - 20 CMDA = &h80: CMDB = &h81
  - 30 CMDC = &h9A: CMDD = &h9B
  - 40 POKE CMDA, 160
  - 50 POKE CMDB, 17
  - 60 POKE CMDD, 255
  - 70 WHILE PEEK(CMDD) > 127 :WEND
  - 80 TOTAL = PEEK(CMDA) + PEEK(CMDB)\*256
  - 90 VOLTS = TOTAL \* 0.00015258
  - 100 LOCATE 1,1:PRINT VOLTS,
  - 110 GOTO 60

'hardware segment\*

'set up from step 2 above 'set up from step 2 above 'start conversion 'wait until conversion is complete 'get high and low data and combine

'print value in volts

\*Presumes interface is set to address CFF80(h).

4. Adjust pot R8 so that the displayed voltage equals the DMM reading.

# Theory of Operation

For the following discussion, please refer to the schematic diagram, drawing number 501-186.

AMM2 circuitry is divided into the following sections: local input multiplexer, programmable gain, global input multiplexer, global gain amplifier, filter, A/D converter, A/D voltage reference amplifier, and the 10-volt global reference.

#### Local Input Multiplexer

The local input multiplexer is made up of two 8 to 1 analog multiplexers U1 and U2, a dual analog switch U3, and input protection resistor networks R1 and R2. The digital control signals for the input multiplexer are latched by U19, and additional digital logic to control the differential/single-ended mode selection is in the PAL, U18. When the

single-ended mode is programmed, U3 grounds the inverting input of the differential instrumentation amplifier (pin 3 of U7), and connects the output of both U1 and U2 to the non-inverting input of the differential instrumentation amplifier (pin 3 of U5). The selected input is switched through the appropriate 8 to 1 multiplexer to the differential amplifier input while the output of the other 8 to 1 multiplexer is open circuited. When the differential instrumentation amplifier (pin 3 of U1) is always connected to the non-inverting input of the differential instrumentation amplifier (pin 3 of U7). The output of U1 is always connected to the non-inverting input of the differential instrumentation amplifier (pin 3 of U5). The selected input channel –CH terminal is connected through U2 and the +CH terminal is connected through U1 to the local amplifier inputs.

#### Local Programmable Gain Amplifier

U4, U5, U6 and U7 make up the local programmable gain amplifier. U5 and U7 provide the high input impedance, and also provide the voltage gain when the X10 gain is selected. When X1 gain is selected, U4 (a dual analog switch) connects both U5 and U7 in the voltage follower configuration. When X10 gain is selected, U4 connects the inverting inputs of U5 and U7 to the taps on a voltage divider connected across the outputs of U5 and U7. The voltage difference between the inverting inputs of U5 and U7 is 1/10 the voltage difference between the outputs of U5 and U7. This arrangement gives a voltage gain of 10 for differential input signals and a voltage gain of 1 for common mode input signals. The common mode input signal is defined as the average of the +CH and -CH input signals. The voltage gain in the X10 mode is adjusted with R4, which adjusts the voltage divider ratio. The voltage gain in the X1 mode is not adjustable. The outputs of U5 and U7 are connected to the precision resistor network R11 and amplifier U6. R11 and U6 make up a unity gain differential amplifier, which amplifies the differential signal and rejects the common mode signal. The output of U6 is the overall amplifier output, and consists only of the differential signal between U5 pin 3 and U7 pin 3.

#### **Global Input Multiplexer**

The global multiplexer selects which signal is measured by the A/D converter. U8 is a 16 to 1 analog signal multiplexer. Inputs 0 and 14 of U8 are connected to ground. Input 1 is connected to the output of the local amplifier. Inputs 2 through 10 go to pins on P14, and by external connections, are connected to slots 2 through 10 of a Series 500 mainframe. These connections will carry the output signals of other signal processing cards to the global multiplexer, where they can be routed to the A/D converter for measurement. Inputs 11 and 12 also go to J14, but are typically not used. Input 13 is connected to the 10-volt reference, and input 15 is connected to the +5-volt digital power supply. The output of the multiplexer is connected to the Global Amplifier input.

#### **Global Programmable Gain Amplifier and Filter**

The global programmable gain amplifier is made up of U9, U10, and U11. The voltage gain of U9 is determined by which tap on the precision resistor network R14 is selected by the analog multiplexer U11. The available gains are X1, X2, X5, and X10. R14 is a voltage divider connected to the output of U9, and the tap determined by U11 is connected to the inverting input of U9. The non-inverting input of U9 is the overall input of the circuit. At the output of U9, 10 volts represents a full scale input. The A/D converter used cannot convert an input above 4 volts, so the output of U9 is reduced to 40% of its full scale output by a divider made up of R15, R16, and R17. The analog filter is applied after this divider, and is made up of C7 and R18 along with the combined resistances of the divider. For the 2kHz pole, all resistors are in the circuit, but when the 100kHz pole is programmed, FET Q3 is turned on and bypasses R18. The 100kHz

pole is determined by the equivalent output resistance of the 40% divider and C7. U10 buffers the filter output and provides the low drive impedance required by the A/D converter. At the output of U10, 4 volts represents a full scale input. CR1, CR2, CR3, and CR4 make up a clipping circuit to prevent overscale inputs from saturating the A/D, thus allowing immediate overload recovery.

#### A/D Converter

The A/D converter, U12, is a 16-bit successive approximation converter with an internal sample and hold. U12 operates on +5 volts and -5 volts. These supplies are derived from the +15 and -15 volt analog supplies by U21 and U22 respectively. The A/D determines the ratio of the analog input to the voltage reference input. The voltage reference used is 4 volts. The digital outputs of the A/D are buffered by U16 and U17. The logic control for the A/D is in the PAL, U18.

#### A/D Voltage Reference Amplifier

The A/D converter requires a voltage reference source with a low output impedance from dc up to several megahertz. U15, Q1, R8 and the associated components comprise an amplifier with the needed characteristics. The reference voltage is derived from the heated zener reference U13 and divided down to 4 volts by the divider made up of R8, R21, R22, and R24. Resistors R27 and R28 are used to restrict the adjustment range of R8, and are either installed or not used based upon the zener voltage of Y13 at the time of factory calibration. If U13 is replaced, it may be necessary to either install or remove either one or both of these resistors. R31 and C6 frequency compensate the amplifier loop, and C9 is a filter for zener noise.

#### 10 Volt Global Reference

U13, U14 and the associated components form the 10 volt reference circuit. The zener voltage of approximately 7 volts is amplified by U14 to 10 volts. R7, R19, R20, and R23 determine the output voltage by adjusting the gain of U14. R25 and R26 serve a function similar to R27 and R28 in the A/D reference circuit. R30 and C8 filter the zener noise, and D7 assures that the circuit will start properly when power is first applied.

#### AMM2 Troubleshooting Information

Diagnosing trouble with the AMM2 is best done in several steps. If the AMM2 is not functioning at all, the following tests should be performed in the sequence indicated. It may be possible to skip some of the tests if the AMM2 is partially functional.

A BASICA test program is listed at the end of this section which is used to setup the hardware for these tests. Change line 10, if necessary, to the address segment used by your system. Each test is independent, and can be run by itself if needed, as long as the first 3 lines of the program are also entered.

The overall test sequence is:

- 1. Check power supplies
- 2. Check reference voltages
- 3. Test digital control circuitry
- 4. Test local mux
- 5. Verify operation of local amplifier
- 6. Check operation of global amp
- 7. Test global mux
- 8. Verify operation of A/D converter

The only additional equipment needed for these tests is a digital multimeter (DMM), and two jumper leads. When performing these tests, refer to schematic diagram 501-186, component layout 501-180, and the following instructions for the connections to use while running the test program.

Test Sequence:

1. Check power supplies

Using a DMM on the 20-volt range, connect the minus lead to TP4 (AGND). The positive lead should be used to test for the following voltages within  $\pm 0.5$  volts:

| U7 pin 7      | +15 |
|---------------|-----|
| U7 pin 4      | -15 |
| TP6 (DIG GND) | 0   |
| U18 pin 24    | +5  |
| U12 pin 25    | +5  |
| U12 pin 11    | +5  |
| U12 pin 30    | -5  |
| U12 pin 36    | -5  |

2. Check reference voltages

With the DMM minus lead connected to TP4 (AGND), use the 20-volt range to read the following voltages:

| TP14 (Vz)    | 7 $\pm 0.25$ volts  | zener reference voltage           |
|--------------|---------------------|-----------------------------------|
| TP7 (10Vref) | 10.00 volts         | U14 output                        |
| TP8 (4V)     | 4.0 $\pm 0.2$ volts | U15 output, A/D reference voltage |

3. Test digital control circuitry

Use the test program lines 300-395 to verify that the control registers are capturing the correct data. Connect the minus lead of the DMM to TP6 (DGND) and touch the DMM plus lead to the pins indicated by the program.

If this test is completely unsucessful, first verify that the rest of the system is functioning properly before proceeding. The computer, IBIN interface card, 500 mainframe, and hardware address segment should be checked. If the rest of the system is functioning properly, or if only some of the pins on U19 or U20 are not functional, check U18, U19, U20 and the IC's connected to the nonfunctional pins.

#### 4. Test local mux

The local mux can be checked by putting a signal through each of its channels. A convenient signal is the 4-volt reference tested in step 2. The test program lines 400-490 will help perform the test. Connect a test lead to TP8 (4V) and connect the other end of this test lead to the input on J1 or J2 as indicated by the program. Connect the DMM – lead to TP4 (AGND), and the + lead to TP1 or TP2 as indicated by the program. Run the program. The DMM should show the 4-volt signal on the indicated test point when the input pin indicated by the program is touched with the 4V test signal.

5. Verify operation of local amplifier

Proper operation of the local amplifier can be tested by applying a voltage difference of one volt to its input and looking for an output of one volt on the X1 gain range and 10 volts on the X10 gain range. A one volt signal can be obtained by connecting +4V reference TP8 (4V) to -CH0 on J2 pin 2, and +5V supply TP12 (+5V) to +CH0 on J1 pin 9. Connect the DMM + lead to TP3 and the – lead to TP5 (SGND). Lines 500-580 provide the setup for this test.

6. Check operation of global amp

The global amp can be tested by using the one volt signal generated in step 5 above, and checking that the correct output at TP9 occurs for each gain setting. The global mux channel 1 of U8 must be functional for this test to work, so it is checked first. Connect a test lead from TP8 (4V) to J2 pin 2 and a second test lead from TP12 (+5V) to J1 pin 9. The DMM – lead connects to TP4 (AGND), and the + lead to the TP indicated as the output in the test program. Lines 600-690 of the test program are used.

7. Test global mux

The global mux is tested by applying a signal to each input and verifying that the signal appears at the output. Since the global amp was tested in the previous step, any signal applied to the global mux should show up at TP9. The slot inputs can be tested by applying the 4-volt reference signal to the input under test. Other inputs to the global mux are hardwired to various signals as indicated by the program. Setup the test as follows: Connect a test lead from TP8 (4V) to J2 pin 2 and a second test lead from TP12 (+5V) to J1 pin 9. The DMM – lead connects to TP4 (AGND), and the + lead to TP9. At the point in the program where a signal is required as an input to a pin on U8, disconnect the end of the test lead on J2 pin 2 and use this end to touch the pin indicated by the program on U8. Lines 700-790 of the test program are used.

8. Verify operation of A/D converter

The A/D converter is tested by inputting a signal from the local amp and displaying the reading. The test setup uses the one volt test signal derived in step 5. The displayed voltage should be about one volt. Connect a test lead from TP8 (4V) to J2 pin 2 and a second test lead from TP12 (+5V) to J1 pin 9. Lines 800-890 of the test program are used.

# **Replacement Procedure for U13**

The heated zener voltage reference U13 requires a special calibration procedure if it is replaced. The LM399 used for U13 has a wide tolerance for its initial zener voltage, but

drifts very little with time or temperature. Resistors R25, R26, R27 and R28 are used to trim out a large portion of the initial zener voltage tolerance, with the balance of the adjustment done by potentiometers R7 and R8. The adjustment range of R7 and R8 is large enough to compensate for any drift in U13 over the life of the module, but has been purposely restricted to improve the stability and adjustability of the voltage reference. When U13 is replaced, the following procedure must be used to determine which two of the four resistors (R25, 26, 27, 28) must be installed.

The procedure is to measure the zener voltage, + lead to TP14, - lead to TP4 (AGND), find the range on the following table that includes this voltage, then install or remove the resistors indicated in the table as required.

| Zener Voltage | R25    | R26    | R27   | R28   |
|---------------|--------|--------|-------|-------|
| 6.78 to 6.90  | open   | 61.9 K | 383 K | open  |
| 6.90 to 7.01  | 49.9 K | 61.9 K | open  | open  |
| 7.01 to 7.11  | open   | open   | 383 K | 267 K |
| 7.11 to 7.23  | 49.9 K | open   | open  | 267 K |

# **Troubleshooting Test Program**

**NOTE:** This troubleshooting test program can be used with the 500A, 500P, or 575 Mainframes. When the program is testing the global multiplexer in a 500A or 500P mainframe, random voltage values will be measured if no modules are plugged into any of the remaining slots of the chassis. You will read a floating voltage.

When the program is testing the global multiplexer in a 575 mainframe, random voltage values will be measured since slots 2, 4, 5, and 6 in the 575 are considered virtual slots. Virtual slot 6 of the 575 functions as 8 single-ended inputs. Depending on the software you plan to use, these analog inputs in configuration tables are shown as being slot 6. This is for convenience only. The external function actually uses the AMM global analog inputs 3-10 which feed the A/D converter of the AMM module in slot 1. If an analog input module is used in slot 3 of the 575, only 7 external inputs will be available.

10 DEF SEG = & HCFF0

## 'HARDWARE SEGMENT

- 20 CMDA = &H80: CMDB= &H81
- 30 CMDC = &H9A: CMDD = &H9B
- 300 CLS
- 310 PRINT "3. TEST DIGITAL CONTROL CIRCUITRY"
- 320 POKE CMDA, 255
- 330 PRINT "MEASURE > 3 VOLTS ON PINS 2, 5, 6, 9, 12, 15, 19 OF U19"
- 335 INPUT "PRESS RETURN TO CONTINUE", A\$
- 340 POKE CMDA,0
- 350 PRINT "MEASURE < 1 VOLT ON PINS 2, 5, 6, 9, 12, 15, 19 OF U19"
- 355 INPUT "PRESS RETURN TO CONTINUE", A\$
- 360 POKE CMDB,255
- 370 PRINT "MEASURE > 3 VOLTS ON PINS 2, 5, 6, 9, 12, 15, 19 OF U20"
- 375 INPUT "PRESS RETURN TO CONTINUE", A\$
- 380 POKE CMDB,0
- 390 PRINT "MEASURE < 1 VOLT ON PINS 2, 5, 6, 9, 12, 15, 19 OF U20"
- 395 INPUT "PRESS RETURN TO CONTINUE", A\$
- 400 CLS
- 405 PRINT "4a. TEST LOCAL MUX SINGLE ENDED MODE"
- 410 FOR N = 0 TO 15

```
425
      POKE CMDA, 16 + N
430
      LOCATE 6, 1
345
      PRINT "INPUT";N;"ON PIN";PIN;"OF J";J;"IS CONNECTED TO TP1"
440
      INPUT "PRESS RETURN TO CONTINUE", A$
445
      NEXT N
450
      CLS
455
      PRINT "4b. TEST LOCAL MUX DIFFERENTIAL MODE"
460
      FOR N = 0 TO 7
465
      POKE CMDA, N
470
      LOCATE 6, 1
475
      PRINT "+INPUT";N;"ON PIN";9-N;"OF J1 IS CONNECTED TO TP1"
480
      PRINT "- INPUT";N;"ON PIN";N+2;"OF J2 IS CONNECTED TO TP2"
485
      INPUT "PRESS RETURN TO CONTINUE", A$
490
      NEXT N
500
      CLS
510
      PRINT "5. TEST LOCAL AMP"
520
      POKE CMDA, 0
530
      PRINT "LOCAL GAIN = X1, 1 VOLT INPUT GIVES 1 VOLT OUTPUT AT TP3"
540
      INPUT "PRESS RETURN TO CONTINUE". A$
550
      CLS
560
      POKE CMDA, 32
                                       'SET LOCAL GAIN TO X10
570
      PRINT "LOCAL GAIN=X10, 1 VOLT INPUT GIVES 10 VOLT OUTPUT AT TP3"
      INPUT "PRESS RETURN TO CONTINUE", A$
580
600
      CLS
605
      PRINT "6a. SETUP LOCAL AND GLOBAL AMP"
      POKE CMDA, 0
610
                                       'SETUP LOCAL AMP TO X1
620
      POKE CMDB, 1
                                       'SETUP GLOBAL INPUT AND AMP
630
      PRINT "READ 1 VOLT AT PIN 28 OF U8"
635
      INPUT "PRESS RETURN TO CONTINUE", A$
640
      FOR N = 0 TO 3
      CLS
650
655
      PRINT "6b. TEST GLOBAL AMP"
660
      POKE CMDB, 1 + (64 * N)
                                       'SELECT GLOBAL GAIN
670
      IF N < 2 THEN V=N+1 ELSE V=(N-1)*5 'DETERMINE VOLTAGE GAIN
680
      PRINT "READ";V;"VOLTS AT TP9"
      INPUT "PRESS RETURN TO CONTINUE", A$
685
690
      NEXT N
700
      POKE CMDA, 0
                                       'SELECT LOCAL AMP FOR 1V OUT
710
      FOR N = 0 TO 15
715
      CLS
      PRINT "7. TEST GLOBAL MUX"
720
730
      LOCATE 6.1
740
      IF N < 8 THEN PIN = N + 19 ELSE PIN = 19 - N
750
      POKE CMDB, N
760
      IF N=0 OR N=14 THEN PRINT "0 VOLTS AT TP9"
765
      IF N=1 THEN PRINT "1 VOLT FROM LOCAL AMP AT TP9"
770
      IF N=13 THEN PRINT "10 VOLT REFERENCE AT TP9"
775
      IF N=15 THEN PRINT "5 VOLT DIGITAL SUPPLY AT TP9"
780
      IF N>1 AND N<13 THEN PRINT "SIGNAL AT PIN";PIN;"OF U8 AT TP9"
```

IF N < 8 THEN PIN = 9 - N ELSE PIN = N - 6

IF N < 8 THEN I = 1 ELSE I = 2

- 785 INPUT "PRESS RETURN TO CONTINUE". A\$
- 790 NEXT N

415

420

- 800 CLS
- 810 PRINT "8. TEST A/D CONVERTER"
- 820 POKE CMDA, 0
- 830 POKE CMDB, 17
- 840 POKE CMDD, 255
- 850 WHILE PEEK(CMDD) > 127: WEND WAIT FOR CONVERSION DONE
- 860 TOTAL=PEEK(CMDA) + PEEK(CMDB)\*256 'GET READING, COMBINE

BYTES

870 VOLTS = TOTAL \* 1.5259E-04

'CONVERT READING TO VOLTS

'SETUP GLOBAL CHANNEL

'SETUP LOCAL AMP

'START CONVERSION

- 875 LOCATE 6,1
- 880 PRINT VOLTS
- 890 A\$ = INKEY\$
- 895 IF A\$ = "" THEN GOTO 840
- 900 PRINT "TEST DONE"
- 910 END

# AMM2 Specifications

#### **INPUT CHANNELS**

Local: 8 differential inputs or 16 single ended inputs. Global: 9 inputs from slots 2–10.

#### LOCAL PGA

Programmable Gains: x1, x10. Gain Accuracy: ±0.016%, x1 gain; ±0.025%, x10 gain. Gain TC: ±0.001%/°C, x1 gain; ±0.0017%/°C, x10 gain. Nonlinearity: ±0.01%. Input Offset: ±50µV initial, adjustable to zero. Offset TC: ±20µV/°C. Input Resistance: >100M $\Omega$ . Input Bias Current: <1nA. Input Noise: <50µV rms, 0.1Hz to 100kHz. CMRR: >80dB, DC to 60Hz. Input Protection (any terminal to chassis): ±30V max. (powered); ±15V max. (unpowered).

#### 10.000 VOLT REFERENCE Accuracy: ±0.02%. AccuracyTC: ±0.0012%/°C. Noise: 20μV p-p, 0.1Hz to 10Hz.

#### **POWER CONSUMPTION:**

+5 Volt Supply: 125mA typical. +15 Volt Supply: 65mA typical. -15 Volt Supply: 65mA typical.

#### GLOBAL AMP AND A/D CONVERTER

A/D Converter: Self-calibrating, successive approximation.

Resolution: 16 bits (1 part in 65,536).

A/D Ranges: Software selectable, 0 to +10V unipolar, and -10V to +10V bipolar.

Conversion Time: 20µsec (including acquisition time).

Software Trigger: Oneshot Mode: A single reading is available 20µsec after trigger location in memory is addressed. Continuous Mode: Conversions are

continuously triggered every 20µsec by internal crystal controlled clock.

External Trigger: Continuous conversions begin with falling edge of EXT TRIG input and stop when input is high. TTL compatible.

Noise: <(0.005% of full scale) rms on all ranges and gains, >83dB signal to noise ratio (sinewave rms signal to rms noise).

Programmable Gains: x1, x2, x5, x10. Gain Accuracy\*:

- ±(0.02% + 1 LSB), x1 gain; ±(0.03% + 1 LSB), x2, x5, x10 gain.
- Gain TC\*: ±0.002%/°C.
- Nonlinearity\*: ±0.0057%.
- Input Offset\*:  $\pm(50\mu V + 1 LSB)$  initial, adjustable to  $\pm 1 LSB$ .
- Offset TC\*:  $\pm 20\mu$ V/°C.
- Filter: Software selectable, 100kHz or 2kHz single pole filter.

Settling Time (to 0.003% of final reading): 16µsec with 100kHz filter, 800µsec with 2kHz filter.

\*Includes input MUX, amplifiers, and A/D errors.

# SYSTEM SPECIFICATIONS 500A MAINFRAME WITH AMM2 INSTALLED

| RAN     | GE | RESOLUTION | ACCURACY (1 Year)**<br>18°-28°C<br>±(%rdg + mV) | TEMPERATURE<br>COEFFICIENT<br>±(%rdg + mV)/°C |
|---------|----|------------|-------------------------------------------------|-----------------------------------------------|
| ±10     | V  | 305 µV     | 0.065 + 0.7 mV                                  | 0.0026 + 0.03 mV                              |
| ±5      | v  | 153 µV     | 0.065 + 0.57 mV                                 | 0.0029 + 0.03 mV                              |
| ±2      | V  | 61 µV      | 0.065 + 0.52 mV                                 | 0.0029 + 0.03 mV                              |
| ±1      | V  | 31 µV      | 0.065 + 0.32 mV                                 | 0.0023 + 0.02 mV                              |
| ± 500 n | ηV | 15 µV      | 0.065 + 0.3 mV                                  | 0.0026 + 0.016 mV                             |
| ± 200 n | ηV | 6µV        | 0.065 + 0.3 mV                                  | 0.0026 + 0.016 mV                             |
| ±100 n  | nV | 3 µV       | 0.065 + 0.3 mV                                  | 0.0026 + 0.016 mV                             |

#### AMM2 DIRECT INPUTS (A/D in bipolar mode\*)

CMRR: (DC to 60Hz): >80dB.

Wideband Noise: <(50 $\mu$ V + 0.005% of full scale) rms.

\*For unipolar A/D mode, divide resolution by 2. Other specifications are unchanged. \*\*Exclusive of noise.

# AMM2, PARTS LIST

| CIRCUIT<br>DESIG. | DESCRIPTION                                                                                                             | KEITHLEY<br>PART NO.          |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------|
|                   |                                                                                                                         |                               |
| C1,C2,C36         | CAP,22pF,10%,1000V,CERAMIC                                                                                              | C-64-22P                      |
| C10,C11           | CAP,1uF,20%,50V,CERAMIC                                                                                                 | C-237-1                       |
| C12C15            | CAP,10uF,20%,20V,TANTALUM                                                                                               | C-179-10                      |
| C16C35            | CAP,.1uF,20%,50V,CERAMIC                                                                                                | C-3651                        |
| C3,C4             | CAP,10pF,10%,1000V,CERAMIC                                                                                              | C-64-10P                      |
| C                 | CAP,100pF,10%,1000V,CERAMIC                                                                                             | C-64-100P                     |
| C6                | CAP,470pF,10%,1000V,CERAMIC                                                                                             | C-64-470P                     |
| C7                | CAP,1000pF,10%,100V,POLYPROPYLENE                                                                                       | C-306001                      |
| C8,C9             | CAP,1uF,20%,50V,POLYESTER                                                                                               | C-350-1                       |
| CR1CR9            | DIODE, SILICON, IN4148 (DO-35)                                                                                          | RF-28                         |
|                   | SOCKET, 16-PIN (FOR J4J6, U18)                                                                                          | SO-65                         |
|                   | SOCKET, 8-PIN (FOR U18)                                                                                                 | SO-72                         |
| J1,J2             | CONN,STRIP,10 PIN                                                                                                       | CS-521-2                      |
| J3                | CONN,4-PIN                                                                                                              | CS-339-4                      |
| J4J6              | RESISTOR CARRIERS                                                                                                       | CS-480                        |
| M6                | CLAMP ASS'Y                                                                                                             | 500-323                       |
| Q1                | TRANS,NPN SILICON,2N3904 (TO-92)                                                                                        | TG-47                         |
| Q2                | TRANS, PNP SILICON, 2N3906 (TO-92)                                                                                      | TG-84                         |
| Q3                | FET, TO-92 CASE                                                                                                         | TG-167                        |
| R1,R2             | RES NET,1K,2%,2.25W                                                                                                     | TF-177-1                      |
| R11               | RES NET,10K,.01%,.1W                                                                                                    | TF-175                        |
| R13               | RES,2.274K,.1%,1/10W,METAL FILM                                                                                         | R-263-2.274K                  |
| R14               | RES NET,2K,6K,10K,.1%,.1W                                                                                               | TF-174                        |
| RIS               | RES,2.8/K,.1%,1/10W,METAL FILM                                                                                          | R-263-2.87K                   |
| R16               | RES,130,1%,1/8W,METAL FILM                                                                                              | R-88-130                      |
| KI/               | RES,2K,1%,1/10W,METAL FILM                                                                                              | R-203-2K                      |
| RI8<br>DI0        | KES, /SK, 1%, 1/8W, METAL FILM                                                                                          | R-88-75K                      |
| K19<br>D20        | $\mathbf{RES}, \mathbf{Z}, \mathbf{I} \mathbf{K}, \mathbf{I} \mathbf{W}, \mathbf{MEIAL} \mathbf{FILM}$                  | R-203-2.74N<br>D 262 6 65V    |
| K20<br>D21        | $\begin{array}{c} \text{KeS,0.03K,.1\%,1/10W,METAL FILM} \\ \text{DES } 14.7V  16.1/10W \text{ METAL FILM} \end{array}$ | $P_{263} = 14.7K$             |
| R21<br>D22        | $\mathbf{RES}, 14, 16, 17, 10, \mathbf{W}, \mathbf{WETAE}  \mathbf{FILW}$                                               | R - 203 - 14.7 R<br>P 263 20K |
| R44<br>D73        | REG,20R,170,1/10W,WETAL FILIVI<br>REG 121.1% 1/2W METAL FUN                                                             | R-203-20K<br>R-88-191         |
| R23<br>R74        | RES, 121, 170, 170  WILLAL FILM $RES, 400, 1%, 1/8W, METAI FILM$                                                        | R-88-499                      |
| R25               | RES 49 9K $1\%$ 1/8W METAL FILM                                                                                         | R-88-49 9K                    |
| R26               | RES 61 9K 1% 1/8W METAL FILM                                                                                            | R-88-61 9K                    |
| R27               | RES.383K.1%1/8W.METAL FILM                                                                                              | R-88-383K                     |
| R28               | RES.267K.1%1/8W.METAL FILM                                                                                              | R-88-267K                     |
| R29               | RES.3.01K.1%.1/8W.METAL FILM                                                                                            | R-88-3.01K                    |
| R3                | RES,86.6K,.1%,1/8W,METAL FILM                                                                                           | R-88-86.6K                    |

| R30<br>R31<br>R32<br>R33<br>R34,R35<br>R36<br>R37<br>R38<br>R39<br>R4<br>R40<br>R41,R42<br>R5,R6,R9,R10<br>R7,R8 | RES,2K,1%,1/8W,METAL FILM<br>RES,8.2K,5%,1/4W,COMPOSITION OR FILM<br>RES,100,5%,1/4W,COMPOSITION OR FILM<br>RES,390,5%,1/4W,COMPOSITION OR FILM<br>RES,10,5%,1/4W,COMPOSITION OR FILM<br>RES,47K,5%,1/4W,COMPOSITION OR FILM<br>RES,100K,1%,1/8W,METAL FILM<br>RES,22K,5%,1/4W,COMPOSITION OR FILM<br>RES,5.6K,5%,1/4W,COMPOSITION OR FILM<br>POT,20K,10%,75W,NON-WIREWOUND<br>RES,976,.1%,1/8W,FIXED<br>RES,10K,.1%,1/10W,METAL FILM<br>POT,20K,10%,75W,NON-WIREWOUND<br>POT,2K,10%,75W,NON-WIREWOUND | R-88-2K<br>R-76-8.2K<br>R-76-100<br>R-76-390<br>R-76-10<br>R-76-47K<br>R-88-100K<br>R-76-22K<br>R-76-22K<br>R-76-5.6K<br>RP-89-20K<br>RP-89-20K<br>RP-89-20K<br>RP-89-2K |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TP1TP14                                                                                                          | SOCKET,40-PIN (FOR U12)<br>PIN,TEST POINT                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SO-84-40<br>CS-553                                                                                                                                                       |
| U1,U2,U11<br>U12<br>U13<br>U14,U15<br>U16,U17<br>U18<br>U19,U20<br>U21<br>U22<br>U3,U4<br>U5U7,U9,U10<br>U8      | IC,8 CH CMOS ANALOG MULTI,6108<br>IC, 16-BIT,16uS A/D CONV,CS5016-JC16<br>IC, VOLTAGE REFERENCE, LM399<br>IC,22V OP-AMP,OP-07<br>IC,OCTAL BUS DRIVER,74HCT541<br>JUMPER<br>IC, PGMABLE LOGIC ARRAY,PAL20L10ACNS<br>IC, OCTAL EDGE TRIG FLIP FLOP,74HCT374<br>IC, 5V VOLTAGE REGULATOR, 78L05<br>IC, -5V VOLTAGE REGULATOR, 79L05<br>IC, DUAL SPST CMOS ANALOG SWITCH<br>IC, HIGH SPEED OP AMP, OP-42<br>IC,16 CHAN CMOS MULTIPLEXER,6116                                                               | IC-267<br>IC-606<br>IC-217<br>IC-207<br>IC-607<br>J-14<br>IC-605<br>IC-397<br>IC-603<br>IC-604<br>IC-455<br>IC-600<br>IC-365                                             |
| Y1                                                                                                               | OSCILLATOR, 4 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CR-28-2                                                                                                                                                                  |



t t AMM2-31/AMM2-32

-



AMM2-33/AMM2-34

# AMM2 SCHEMATIC DIAGRAM

