## **Tektronix**<sup>®</sup>

# High Voltage (1 kV) Capacitance-Voltage Measurements with the Keithley S530-HV Parametric Test System



**KEITHLEY** A Tektronix Company

## Introduction to High Voltage Capacitance-Voltage (C-V) Testing

Due to the complexities typically associated with high voltage (1 kV) capacitance wafer-level testing, such as instrumentation setup, cabling, probing, automation, and safety, on-wafer, 1 kV C-V testing is usually limited to characterization labs or manual benchtop setups that are separate from a fab's standard production workflow. This application note contains implementation details on the integration of 1 kV C-V testing into a production environment using Keithley's S530-HV Parametric Test System.

Keithley's S530 is a production and lab system used for DC and C-V parametric testing of semiconductor devices. There are several versions of the system including low voltage (< 200 V) and high voltage (HV) systems. The HV system is widely used for power device characterization in the production environment.

This new HV C-V capability is released in the Fall of 2021. It requires KTE 7.1 and new bias tees.

#### Power device characterization (C<sub>out</sub>, C<sub>in</sub>, C<sub>gs</sub>, C<sub>ds</sub>, C<sub>gd</sub>)

C-V characterization is a critical measurement for semiconductor devices, much like gate oxide capacitance (COX) measurements—one of the few measurements that allows direct characterization of gate oxide thickness (TOX). These measurements do not require high voltage bias. With the development of power electronics, high voltage capacitance measurements became a requirement for power device characterization and specification control. For instance, measuring C<sub>in</sub> and C<sub>out</sub> of power transistors allows engineers to characterize switching speed and power dissipation of high voltage power transistors.

The switching speed of the power devices is controlled by the device's capacitances. **Figure 1** illustrates the capacitances between gate and drain ( $C_{gd}$ ), gate and source ( $C_{gs}$ ), and drain and source ( $C_{ds}$ ). **Figure 2** shows the combination of these capacitances ( $C_{iss}$ ,  $C_{oss}$ ,  $C_{rss}$ ) that characterizes the input and output transient performance.  $C_{iss}$  ( $C_{in}$ ) is equal to  $C_{gs}$  plus  $C_{gd}$ . The  $C_{in}$  capacitance must be charged for the transistor to be switched on and it controls the speed of the turn-on switching.  $C_{oss}$  ( $C_{out}$ ) =  $C_{ds}$ +  $C_{dg}$  is an output capacitance. It affects circuit resonance and dynamic behavior.  $C_{rss}$  ( $C_{gd}$ ) is the reverse transfer capacitance, sometimes called Miller capacitance. This capacitance controls turn-off timing.



Figure 1: Transistor capacitances: C<sub>qd</sub>, C<sub>qs</sub>, and C<sub>ds</sub>.



Figure 2: C<sub>iss</sub> /C<sub>in</sub>, C<sub>oss</sub>/C<sub>out</sub>, and C<sub>rss</sub>/C<sub>gd</sub>.

The switching speed of the power devices is controlled by the device's capacitances. This includes capacitances between gate and drain ( $C_{ad}$ ), gate and source ( $C_{as}$ ), and drain and source ( $C_{ds}$ ). The combination of these capacitances (C<sub>iss</sub>, C<sub>oss</sub>, C<sub>rss</sub>) characterizes input and output transient performance.  $C_{iss}(C_{in})$  is equal to  $C_{gs}$  plus  $C_{gd}$ . The C<sub>in</sub> capacitance must be charged for the transistor to be switched on and it controls the speed of the turn-on switching.  $C_{oss}(C_{out}) = C_{ds} + C_{dg}$  is an output capacitance. It affects circuit resonance and dynamic behavior. C<sub>rss</sub>(C<sub>ad</sub>) is the reverse transfer capacitance, sometimes called Miller capacitance. This capacitance controls turn-off timing.

**Figure 3** shows two graphs of  $C_{iss}$ ,  $C_{oss}$ , and  $C_{rss}$  as a function of  $V_{ds}$ , as measured by the S530-HV system.  $C_{iss}$ ,  $C_{oss}$ , and  $C_{rss}$  are measured in the off state, when  $V_{gs} = 0$ , for different drain ( $V_{ds}$ ) biases.



Figure 3. Capacitance Characteristics (C<sub>iss</sub>, C<sub>oss</sub>, and C<sub>rss</sub>) of a Power MOSFET sweeping up to 100 V and 1000 V. The only difference between two charts is the voltage range (100 V and 1000 V). (Part number C3M0075120K)

## **Basics of C-V Measurements**

#### Outline of measurement technology



Figure 4: Setup for AC impedance measurements.

**Figure 4** illustrates how AC impedance meters characterize capacitance. AC impedance meters are usually called C-meters (CMTR). These meters consist of two parts, the high side, CMTRH, and the low side, CMTRL. The high side is connected to one side of the device, and it forces AC voltage (ACV) of known amplitude and defined frequency. Common frequency values in a production environment are 100 kHz and 1 MHz. The low side tries to enforce 0 AC voltage by supplying the required AC current to balance the bridge.

By measuring the ratio and phase difference between forced ACV on the high side of the device to the induced AC current (ACI) measured on the low side of the device, the instrument calculates the complex impedance of the device.

#### **Current Measurement**

As previously mentioned, C-meters do not directly measure capacitance. Instead, they measure current, and by comparing the current to the voltage, they can characterize AC impedance. This impedance can be easily converted to the desired impedance vector pair. For example, it can be expressed as C<sub>p</sub> and G<sub>p</sub>, or C<sub>s</sub> and D, or R and X.

The CVU can measure and display the following parameters:

- Impedance and phase angle (Z, Theta)
- Resistance and reactance (R + j X)
- Parallel capacitance and conductance (Cp-Gp)
- Series capacitance and resistance (C<sub>s</sub>-R<sub>s</sub>)
- Parallel capacitance and dissipation factor ( $C_p$ -D)
- Series capacitance and dissipation factor (C<sub>s</sub>-D)

 $C_p$  (parallel model capacitance) is usually used to extract gate oxide thickness. For power devices, more complicated setup and models are used to extract  $C_{as}$ ,  $C_{ds}$ , and  $C_{ad}$ .

S530 systems use a Keithley C-meter integrated within the 4200A-SCS Parametric Analyzer. Since 2021, all systems were integrated with the 4215-CVU Capacitance Voltage Unit. Previous models used the 4210-CVU. The 4215-CVU supports a larger set of frequencies with a 1 kHz frequency step and can generate ACV up to 1 V. The 4210-CVU card is limited to 100 mV.

Both cards have the same three current measurement ranges,  $1 \mu A$ ,  $30 \mu A$ , and 1 m A. The lower the range, the lower current it can measure. Meanwhile, the high current ranges are faster. The noise floor of each current range is five to six digits, depending on the PLC and filter settings.

#### Signal to Noise considerations

Impedance measurements have multiple controls that impact speed and accuracy. The most important parameter is the current range. Speed and accuracy are impacted by the frequency, ACV amplitude, integration time (power line cycles, PLC), and filter parameters. 'Figure-of-merit', or intrinsic performance, is controlled mostly by the current range, frequency, and ACV amplitude.

It is easy to estimate the accuracy of the C-V measurements for given conditions. For example, if the capacitance under test is C, then ACI will be equal to:

 $ACI = C * 2 * \pi * Frequency * ACV$ 

or if C = 10 pF, Frequency = 1e5 kHz and ACV = 30 mV, then ACI ~1.9e-7 A

If the current range is 1e-3, and a low PLC is used, then the accuracy will be in the range of five significant digits, or about 1e-8 A, and the ratio of the noise current to the device current will be about 1e-8/1.9e-7 ~ 5%. That means that at these conditions, it is difficult to expect better accuracy than 5%. This accuracy can be improved by increasing the test frequency and ACV as well as by decreasing the current range.

PLC and filter settings can make measurements more accurate at the expense of the test time. This improvement has statistical origin, and the improvement of the signal-tonoise ratio is inversely proportional to the square root of the test time, and therefore is not very effective:

Signal/Noise = ~ 1/sqrt(test\_time)

Square root dependency means that if you want to decrease noise by 10× by changing PLC or filtering—with no change to frequency, current range, or ACV amplitude—the test time has to be 100× longer, which is not practical. Other parameters like frequency, current range, or ACV amplitude should be used to improve signal-to-noise ratio.

With standard MOS silicon devices, you shouldn't use Ac voltages higher than 30 mV. High ACV values change the shape of the C-V curve. For power devices, the capacitance is not highly dependent on the voltage, so higher ACV values improve the signal-to-noise ratio.

#### **Bias tees**

C-V characterization of a single MOS capacitor or characterization of a transistor requires the application of DC bias conditions across the device. This functionality is included in the CMTR circuitry. The impedance meter mixes AC and DC signals before applying a combined signal to the DUT. It is accomplished through the use of internal bias tees (**Figure 5**) integrated into the instrument.





Keithley CVU cards integrated within the 4200A-SCS can supply up to ±30 V. This bias voltage can be applied to each of the C-V ports (both CMTR low and CMTR high). As a result, it is possible to have 60V across the capacitance in a differential setup. For power devices, this bias is not sufficient and external bias tees and power supply are needed.



Figure 6: Photo of S530-RBT-1KV bias tee. Top view and front view.

Keithley has developed a model of bias tee (S530-RBT-1KV), pictured in **Figure 6**, that can sustain bias voltage up to 1.1 kV. In the S530HV system, the bias voltage is provided by a Keithley 2470 Source Measure Unit (SMU) that has a maximum voltage of 1100 V. This bias tee also has two AC connections for "AC IN (CUR)" and for 'AC IN (POT)." The bias tee also has two Kelvin connections to the DUT to maintain a four-wire connection up to a probe card. A diagram of a bias tee with Kelvin connections is shown in **Figure 7**.



Figure 7: Equivalent diagram of bias tee, with 'AC Kelvin' connection.

**Figure 8** shows a diagram of testing a two-terminal capacitance with the use of two bias tees. The top bias tee take input from the high side of CMTR (ACV drive) and DC ground and delivers this mixed signal to the high side of the capacitor. The low bias tee provides HV DC bias to the DUT and provides a low AC impedance path to the low side of the CMTR, which is usually the sense-side of the CMTR, and measures ACI.



Figure 8: Diagram of two-terminal capacitance measurement with the bias tees.

## Connection setups for threeterminal measurements

C-V measurements on power devices are more complicated because you need to individually measure  $C_{gs}$ ,  $C_{ds}$ , and  $C_{gd}$  (**Figure 1**). These three measurements impact each other, make measurement difficult and decrease accuracy.



Figure 9: Diagram of example  $\rm C_{gs}$  measurement setup. The dashed line is a parasitic current path.

Let's consider the diagram in **Figure 9** as a possible connection scheme to measure  $C_{gs}$ . Note that there is a parasitic path for AC from the source to the drain and then to the gate. This current can potentially be suppressed by providing a low AC impedance path of drain connection to the ground. However, in this case, the 2470 SMU is connected to the drain to provide drain voltage and does not represent a low AC impedance path to the ground. The drain in this case is not properly AC guarded. Therefore, we do not recommend similar connection setups to measure individually  $C_{gs}$ ,  $C_{ds}$ , and  $C_{ds}$ . Instead, we suggest measuring Cin/ $C_{iss}$ ,  $C_{out}/C_{css}$ , and  $C_{gd}/C_{rss}$  (**Figure 2**).

## Measuring C<sub>in</sub>



Figure 10: Diagram of recommended C<sub>in</sub> measurement setup.

The diagram in **Figure 10** shows the connection setup for the C<sub>in</sub> (input capacitance) measurement. The setup allows independent control of V<sub>gs</sub> and V<sub>ds</sub> (DC biases). ACV is applied to the drain and source and ACI is the measurement from the gate. This setup does not require AC guarding, but the measured value C<sub>iss</sub> is equal to C<sub>gd</sub> + C<sub>gs</sub>. This measurement alone will not return all capacitance values (C<sub>gs</sub>, C<sub>gd</sub>, and C<sub>ds</sub>). Independent measurement of C<sub>gd</sub> (described in the next section) will be needed to extract the capacitance between the gate and source (C<sub>gs</sub> = C<sub>in</sub> - C<sub>gd</sub>).

### Measuring C<sub>out</sub>



Figure 11: Diagram of recommended  $C_{out}(C_{oss})$  measurement setup.

The diagram shown in **Figure 11** is the recommended connection setup for  $C_{out}$  (output capacitance) measurement. It is very similar to the  $C_{in}$  setup, but the gate and drain's connections are swapped. The setup allows independent control of  $V_{gs}$  and  $V_{ds}$  (DC biases). ACV is applied to the gate and source and ACI is measured at the drain. The setup does not require AC guarding. The value  $C_{oss}$  is equal to  $C_{gd} + C_{ds}$ . This measurement alone will not return all capacitance values ( $C_{gs}$ ,  $C_{gd}$ , and  $C_{ds}$ ). Independent measurement of  $C_{gd}$  (next section) has to be done to extract  $C_{ds}$  from  $C_{out}$  as  $C_{ds} = C_{out} - C_{qd}$ .



### Measuring $C_{gd}$

Figure 12: Diagram of recommended  $C_{\rm gd}$  measurement setup, uses only 2 biastees. Top one is not used.

Measurement of  $C_{qd}$  is the last measurement according to the suggested technique. This measurement allows calculation of  $C_{\alpha s}$  and  $C_{ds}$  from  $C_{in}$  and  $C_{out}.$  The same configuration of bias tees is used as shown in Figure 12. There is one important difference between the  $C_{ad}$ configuration and the C<sub>in</sub> and C<sub>out</sub> configuration: the source has to be AC guarded. AC guarding means the impedance between the device terminal connection (source) and the ground is low. The quality of AC guarding is important to suppress parasitic conductive paths around the source. For  $C_{\alpha d},$  this can be achieved because the source terminal can be directly grounded. However, precautions must be taken to ensure low resistance between the source and ground. This means you need low resistance cable connections and matrix connections, and you must minimize contact resistance to < 0.10hm.

Three bias tees, the CMTR, and two 1 kV SMUs can be connected in a fixed configuration, which allows engineers to measure  $C_{gs}$ ,  $C_{ds}$  and  $C_{gd}$  without a connection change between the device, SMUs, and CMTR. All configuration changes can be done by changing the connection of the three bias tee output terminals between the ground and the three pins: gate, source, and drain. This connection change can be done automatically using a 1 kV switch matrix.

## S530-HV1kV Test System

#### Architecture, matrix connection







Figure 13: Matrix connections diagrams for C<sub>in</sub>, C<sub>out</sub>, and C<sub>rss</sub>.

In the above code standard LPT functions are used, including 'insbind'. This 'insbind' function in the context of HV C-V performs the following actions:

- 'binds' CMTRL/CMTRH/CMTRG to the appropriate HV SMU, consistent with icconfig\_QMO.ini definition. "bind" operation makes a single 'instrument' from appropriate SMU and CMTR.
- If different SMU is used, LPT generates an error
- Switches output of 2470 to the Front connection and allow DC signal to connect to bias-tees. Matrix connections of SMU are not used. Front connection changes automatically to Back connection after devint().

Here it is assumed that CMTR1 is High Voltage C-meter, and system also may have Low Voltage CMTR (CMTR2).

We have seen that switching from C<sub>in</sub> to C<sub>out</sub> and C<sub>gd</sub> measurement setups only requires changing the connections of the three-terminal transistor to the output terminal of bias tees. **Figure 13** shows how requirements of the connections described in **Figures 10-12** are implemented by matrix connections and corresponding sample of code. Please note that the system configuration with the matrix includes the following aspects:

- Bias tee high, Bias tee low, and Bias tee guard are treated as separate instruments.
- CMTR is not connected to the matrix. Instead, it is connected directly to the AC inputs of the bias tee. The high side is connected to both bias tee high and bias tee guard. The low side of CMTR is connected to bias tee low.
- Bias tee high and bias tee low get DC voltage from a front connection of two 2470s, which are usually unused.
- The 2470 SMUs, by default, are connected to the matrix as regular system instruments using rear SMU outputs. Front outputs are used in HV C-V applications. The 'insbind(SMU5, CMTR1H)' command switches outputs to the front connections, which are hardwired to bias tee input DC terminals.
- Note that the bias tee high and bias tee low are using pathways 1 and 2 only. These top pathways are high voltage pathways. If these connections follow previous 'conpin' statement to other LV instruments, or gnd, high voltage pathways already will be used up, and software will generate an error. HV connection has to be done first.
- Here, bias tee guard gets its DC connection as a hard connection to the ground. As an alternative (it is not shown here), bias tee guard can be connected to one of the output pins of the matrix. Then, bias tee guard can be connected either to the system ground or to LV SMUs, such as the Keithley 2636B SMU. This configuration would provide more flexibility for DC biasing but will use one extra pin.

## Architecture, alternative matrix connections (not recommended)



gateSMU = SMU1; //source conpin(GND, source, 0);



```
insbind(SMU5, CMTR1H);
insbind(SMU6, CMTR1G);
//Drain:
//HV pathway 1
conpin(CMTR1H, drain, 0);
drainSMU = SMU5;
//Gate:
//HV pathway 2
conpin(CMTR1G, gate, 0);
gateSMU = SMU6;
//source"
conpin(CMTR1L, source, 0);
conpin(GND, lowPIN, 0);
```



Figure 14: Matrix connections diagrams for  $\rm C_{gd'}$   $\rm C_{ds'}$  and  $\rm C_{gs}.$ 

This alternative system configuration is not recommended because it directly measures  $C_{gs'} C_{ds'}$  and  $C_{gd}$  by AC guarding the third terminal. For example, to measure  $C_{gs'}$  the drain has to be connected to bias tee guard. And while this is an AC path to an AC ground, it is not a direct path to the ground.

Please note that in this configuration:

- + C $_{\rm gs'}$  C $_{\rm ds'}$  and C $_{\rm gd}$  are measured directly by AC guarding the third terminal.
- Bias tee high is connected to the 2470 SMU and CMTRH.
- Bias tee low is connected to CMTRL and one of the matrix pins, which supplies voltage below 200 V.
- Bias tee guard is connected to the 2470 and AC terminated to provide a low AC resistance path to the ground. AC resistance can be estimated approximately equal to a 160 nF capacitor.
- Bias tee high and bias tee guard use the first two HV pathways of the matrix.

## Feasibility testing of three-terminal transistors, verifications

A three-terminal capacitance measurement is difficult to make, primarily because three capacitances are in one single circuit and it is impossible to break the circuit to characterize  $C_{gs}$ ,  $C_{ds}$ ,  $C_{gd}$  individually. While it is possible to properly AC guard one of the terminals—such as the source terminal for  $C_{gd}$  measurements—it might not be very clear how effective the AC guarding is and how much AC current leaks through the parasitic path.



Figure 15: Test parts of a three-terminal C-V measurement evaluation.

To address the problem, four sets of various capacitances were characterized before three-terminal C-V measurements were made with test parts (**Figure 15**) to determine the effectiveness of using three-terminal transistors. The experiment contained four different parts with values shown in **Table 1**.

| Table 1: Sample evaluation data for 10 | 00 kHz test frequency. |
|----------------------------------------|------------------------|
|----------------------------------------|------------------------|

| 100 kHz         | Part #1   |                  | Expected  | Actual     | Error |
|-----------------|-----------|------------------|-----------|------------|-------|
| C <sub>gs</sub> | 9.730E-10 | C <sub>iss</sub> | 9.838E-10 | 1.0218E-09 | 3.9%  |
| C <sub>ds</sub> | 1.023E-10 | C <sub>oss</sub> | 1.132E-10 | 1.1811E-10 | 4.4%  |
| C <sub>gd</sub> | 1.081E-11 | C <sub>rss</sub> | 1.081E-11 | 1.1523E-11 | 6.6%  |
|                 | part #4   |                  |           |            |       |
| C <sub>gs</sub> | 4.660E-09 | C <sub>iss</sub> | 4.671E-09 | 4.8457E-09 | 3.7%  |
| C <sub>ds</sub> | 1.086E-11 | C <sub>oss</sub> | 2.174E-11 | 2.3740E-11 | 9.2%  |
| C <sub>gd</sub> | 1.088E-11 | C <sub>rss</sub> | 1.088E-11 | 1.2298E-11 | 13.0% |
|                 | part #3   |                  |           |            |       |
| C <sub>gs</sub> | 9.316E-10 | C <sub>iss</sub> | 1.863E-09 | 1.8790E-09 | 0.9%  |
| C <sub>ds</sub> | 9.270E-10 | C <sub>oss</sub> | 1.858E-09 | 1.8885E-09 | 1.6%  |
| C <sub>gd</sub> | 9.310E-10 | C <sub>rss</sub> | 9.310E-10 | 9.3768E-10 | 0.7%  |
|                 | part #2   |                  |           |            |       |
| C <sub>gs</sub> | 9.460E-10 | C <sub>iss</sub> | 1.050E-09 | 1.0556E-09 | 0.6%  |
| C <sub>ds</sub> | 9.390E-10 | C <sub>oss</sub> | 1.043E-09 | 1.0487E-09 | 0.6%  |
| C <sub>gd</sub> | 1.036E-10 | C <sub>rss</sub> | 1.036E-10 | 1.0694E-10 | 3.2%  |

The second column contains the raw value of individual capacitances,  $C_{gs}$ ,  $C_{ds}$ , and  $C_{gd}$ , measured at 100 kHz. The 'Expected' column has values for combined capacitances,  $C_{iss}(C_{out})$ ,  $C_{oss}(C_{out})$ , and  $C_{rss}(C_{gd})$ . The "Actual" column lists the measured values, and the "Error" column shows the difference between expected values and actual values. Part number 4 shows the highest error. It demonstrates the need for good AC guarding, which is especially important when small capacitances are measured in the presence of large capacitors, where it is much more difficult to provide sufficient AC guarding.

Table 2: Part 4 components.

| Cap.<br>Value   | Part 4    | Measured<br>Parameter | Expected  | Actual     | Error |
|-----------------|-----------|-----------------------|-----------|------------|-------|
| C <sub>gs</sub> | 4.660E-09 | C <sub>iss</sub>      | 4.671E-09 | 4.8457E-09 | 3.7%  |
| C <sub>ds</sub> | 1.086E-11 | C <sub>oss</sub>      | 2.174E-11 | 2.3740E-11 | 9.2%  |
| C <sub>gd</sub> | 1.088E-11 | C <sub>rss</sub>      | 1.088E-11 | 1.2298E-11 | 13.0% |

For part 4,  $\rm C_{gs}$  is about 400× larger than  $\rm C_{gd}$  or  $\rm C_{gd},$  which makes AC guarding less effective.

#### Sample LPT code

#### 2-Terminal Measurement

```
//CMTR setup
setmode(CMTR1, KI CVU ACV, ACV);
setmode(CMTR1, KI_CVU_FREQ, Freq);
setmode(CMTR1, KI_INTGPLC, PLC);
//2 is parallel CpG model, 3 is serial CsRS
setmode(CMTR1, KI_CVU_MODEL, 2);
insbind(SMU5, CMTR1H);
insbind(SMU6, CMTR1L);
//Connections:
conpin(CMTR1H, high_pin, 0);
conpin(CMTR1L, low pin, 0);
//bias the dut
forcev(SMU5, biasV);
delay(200);
intgi(SMU5, iCurr);
intgcg(CMTR1, &CpDut, &GpDut);
forcev(SMU5, 0.0);
devint();
```

The code above can be used for two-terminal capacitance measurements. The first several lines configure CMTR to the required AC voltage, frequency, and PLC (power line circle) integration parameters, and calculates output parameters according to the requested model. '2' corresponds to the parallel model.

S530 may use two CMTRs, one for low voltage (up to  $\pm$ 40 V on each terminal) and one for high voltage (up to 1100 V). DC voltage to high voltage CMTR is provided by integration 1 kV bias tees and a 2470 SMU.

NOTE: When using the 2470 SMU, do not apply more than a 1,300 V voltage differential between two SMUs. This may damage the matrix. The system is rated for 1,300 V. LPT code should protect against excessive voltage with an error message, but do not attempt to work around hardware limits.

Please also note the insbind command in the code, which binds the SMU5 and CMTR1H. This command enables the 2470 to switch the DC output voltage to front connections. By default, 2470 uses the back connections, which are connected to the matrix, for output voltage. Front connections are hard-wired to the bias tee connections.

The insbind command will generate an LPT error if it binds the wrong combination of instruments. The only valid pairs of instruments are: SMU5 or SMU6 with CMTR1H, CMTR1L, or CMTR1G. Any other combination will generate an error message.

#### **Three-Terminal C-V Measurements**

Below is the three-terminal code for  ${\rm Cin}\,({\rm C}_{\rm iss})$  measurement using KTE LPT code:

```
insbind(SMU5, CMTR1H); //Must fail if bind
is not between SMU5 and CMTR1H insbind(SMU6,
CMTR1L); //Must fail if bind is not between
SMU6 and CMTR1L
conpin(CMTR1G, source, 0); //Connect to
CV pathway
forcev(SMU5, 700.0);
forcev(SMU5, 700.0);
intgcg(CMTR1, &Cin, &Gin);
devint();
```

In the code, take notice of the following three instruments: CMTR1H, CMTR1L, and CMTR1G. CMTR1 is not connected to the matrix. Instead, it is hardwired to three bias tees. Terminals CMTR1H, CMTR1L, and CMTR1G represent three output terminals of bias tees. The actual CMTR1 high output is connected to CMTR1H and CMTR1G, and the low side of CMTR1 is connected to CMTR1L (**Figure 13**).

Also, it's worth mentioning that with the new 1 kV C-V capability, Keithley will only be using the 4215-CVU for the CMTR, and not the 4210-CVU. There are several advantages of the 4215-CVU. First, it offers a large range of ACV, up to 1 V. This is especially important for HV devices as it significantly improves signal-to-noise ratio and resolution. It can also measure a large set of available frequencies with a 1 kHz frequency step.

## Required minimum software version and changes to IC configuration file.

For 1 kV C-V functionality, the minimum KTE version must be 7.1. To enable the changes, icconfig.ini needs to be modified.

Below is the section of the code that needs to be added to icconfig\_QMO.ini hardware configuration file to enable HV C-V capabilities:

#### [CMTR1]

MODEL=KI4210 LPT MODEL=KI42CVU UNIT NAME=CMTR1 GROUP ID=GROUP4 IP ADDR=192.168.1.12 PORT=1225 CUR\_HI=COLUMN07\_MTRX1 POT HI=COLUMN43 MTRX1 CUR LO=COLUMN10 MTRX1 POT LO=COLUMN46 MTRX1 CUR GUARD=COLUMN08 MTRX1 POT GUARD=COLUMN44 MTRX1 CMTR LO HV=TRUE CMTR HI HV=TRUE CMTR GRD HV=FALSE CABLE LEN=3.0 HIGH VOLTAGE=TRUE

This block allocates columns 7/43,10/46, 8/44 to be used by CMTR1H, CMTR1L, CMTR1G (or CMTR1H, CMTR1L, CMTR1G).

#### **Contact Information:**

Australia 1800 709 465 Austria\* 00800 2255 4835 Balkans, Israel, South Africa and other ISE Countries +41 52 675 3777 Belgium\* 00800 2255 4835 Brazil +55 (11) 3530-8901 Canada 1800 833 9200 Central East Europe / Baltics +41 52 675 3777 Central Europe / Greece +41 52 675 3777 Denmark +45 80 88 1401 Finland +41 52 675 3777 France\* 00800 2255 4835 Germany\* 00800 2255 4835 Hong Kong 400 820 5835 India 000 800 650 1835 Indonesia 007 803 601 5249 Italy 00800 2255 4835 Japan 81(3)6714 3086 Luxembourg +41 52 675 3777 Malaysia 1800 22 55835 Mexico, Central/South America and Caribbean 52 (55) 88 69 35 25 Middle East, Asia, and North Africa +41 52 675 3777 The Netherlands\* 00800 2255 4835 New Zealand 0800 800 238 Norway 800 16098 People's Republic of China 400 820 5835 Philippines 1 800 1601 0077 Poland +41 52 675 3777 Portugal 80 08 12370 Republic of Korea +82 2 565 1455 Russia / CIS +7 (495) 6647564 Singapore 800 6011 473 South Africa +41 52 675 3777 Spain\* 00800 2255 4835 Sweden\* 00800 2255 4835 Switzerland\* 00800 2255 4835 Taiwan 886 (2) 2656 6688 Thailand 1800 011 931 United Kingdom / Ireland\* 00800 2255 4835 USA 1800 833 9200 Vietnam 12060128

> \* European toll-free number. If not accessible, call: +41 52 675 3777 Rev.02.2022



Find more valuable resources at TEK.COM

Copyright © Tektronix. All rights reserved. Tektronix products are covered by U.S. and foreign patents, issued and pending. Information in this publication supersedes that in all previously published material. Specification and price change privileges reserved. TEKTRONIX and TEK are registered trademarks of Tektronix, Inc. All other trade names referenced are the service marks, trademarks or registered trademarks of their respective companies. 060524 SBG IKW-73847-0

